Termín obdržení zásilky
Česká pošta Pátek 31.05
PPL Pátek 31.05
Osobní odběr Pondělí 03.06
Termíny jsou pouze orientační a mohou se lišit podle zvoleného typu platby. O Průběhu zásilky Vás budeme informovat e-mailem.
Při nákupu většího množství produktů negarantujeme dodání do zobrazeného data

Single Port Memory Design Using VHDL

Single Port Memory Design Using VHDL
21 %

1011  Kč 1 273 Kč

Sleva až 70% u třetiny knih
In today s fast paced technology race there are many aspects of a computer that can be improved upon. Memory is an integral part of how a computer works and involves many different complex levels of hierarchy. Semiconductor memory is an electronic data storage device often used as computer memory, implemented on semiconductor-basis integrated circuits. It is made in many different types and technologies. A simple yet efficient method is presented to explore the design space for memory synthesis which deals with single-port memory synthesis according to the design constraints. The application of this method to different synthesis examples is illustrated and demonstrated. With suitable modifications, the technique could be applied to multiport memory synthesis in which the maximum number of read ports is different from the maximum number of write ports. Memory is designed in VHDL to produce the RTL schematic of the desired circuit. After that, the generated schematic can be verified using simulation software which shows the waveforms of inputs and outputs of the circuit after generating the appropriate testbench. All the chapters start with a brief explanation of design stage.
Autor:
Nakladatel: LAP Lambert Academic Publishing
Rok vydání: 2014
Jazyk : Angličtina
Vazba: Paperback / softback
Počet stran: 100
Mohlo by se vám také líbit..